

### **Agenda**

- Brief introduction to write/read structure
- Source Synchronous Introduction
- Write constraints
- Read constraints
- More constraints
- Timing Analysis



#### **DDR2 SDRAM Write Interface**



PLL Used to Generate the 90 Deg Phase Shift Between DQ and DQS Signals



#### **DDR2 SDRAM Read Interface**





### **Basic Source Synchronous Interface**



#### Edge-Aligned Clock and Data



#### Center-Aligned Clock and Data



Source Synchronous interfaces are typically used for high speed data transfer. i.e. DDR memory, HyperTransport bus and SPI



#### **Interface constraints**

#### Clock constraints

 Define the clocks used in the interface. Clock constraints define the period and other clock characteristics. i.e. offset and uncertainty

#### Input or output delay constraints

Describe the required times for data to be valid at the interface.
 The input and output delay constraints are derived from timing parameters such as tSU, tH or tCO.

#### Timing exceptions

 Control launch and latch edges used in timing analysis. Timing exceptions ensure that only valid timing paths are analyzed.



## **Input and Output Delay Constraints**

- System-centric method
  - Trace delay, tSU, tH, tCO and tCOmin
- FPGA-centric method
  - skew









© 2009 Altera Corporation



#### **Output Clock Constraints**



- Use same clocks for system-centric and FPGA-centric approaches
- Create generated clock on output clock port

### **Output Delay Constraints-System Centric**



- Create a generated clock on the output clock port
  - Accounts for delay to output clock port
- Specify output delays relative to the generated clock
  - Output max delay = max(board\_data) + tSU(DDR) min(board\_clk)
  - Output min delay = min(board\_data) tH(DDR) max(board\_clk)
  - May need to compensate for default setup relationships (more on this later)
- Duplicate output delays to constrain data for falling clock edge
  - Add -clock\_fall and -add\_delay options



# System Centric – Center Aligned



set\_output\_delay -max <output maximum delay> -clock \
[get\_clocks extclk] -clock\_fall [get\_ports data\_out] -add\_delay



## System Centric – Edge Aligned



- Same output delay constraints as center-aligned case
- Requires timing exceptions
  - Setup check is to next clock edge, by default
  - Edge-aligned output requires same-edge capture

#### **Output Delay Constraints – FPGA Centric**



- Create a generated clock on the output clock port
  - Accounts for delay to output clock port
- Specify output delays relative to the generated clock
  - Output max delay = (latch launch) skew
  - Output min delay = (latch launch) + skew
- You will need to adjust default setup/hold relationships
  - More on this later
- Duplicate output delays to constrain data for falling clock edge
  - Add -clock\_fall and -add\_delay options



#### **FPGA Centric – Center Aligned**



data\_out

extclk



Skew = 200 ps period = 10 ns

```
set_output_delay -max [expr 2.5 – 0.2] -clock \
[get_clocks extclk] -clock_fall [get_ports data_out] -add_delay
```

```
set_output_delay -min [expr -2.5 + 0.2] -clock \
© 2009 Altera Control Clocks extclk] -clock_fall [get_ports data_out] -add_delay
Altera, Stratix, Cyclone, MAX, HardCopy, Nios, Quartus, and MegaCore are trademarks of Altera Corporation
```



#### FPGA Centric – Edge Aligned





Skew = 200 ps period = 10 ns





#### **Input Clock constraints**



- Use same clocks for system-centric and FPGA-centric approaches
- Virtual clock for represents external device
  - Use as clock for input delay constraints

```
create_clock -name virt_clk -period 10
create_clock -name inclk -period 10 [get_ports clk_in] \
          -waveform { <rise time> <fall time> }
create_generated_clock -name pll_clk -phase <phase shift> \
          -source [get pins PLL|inclk[0]] [get_pins PLL|clk[0]]
```



### Input Delay Constraints – System Centric



- Create a virtual clock for input delay constraints
- Create a base clock on the input clock port
- Specify input delays relative to the virtual clock
  - Input max delay = max(board\_data) + tCO min(board\_clk)
  - Input min delay = min(board\_data) + tCOmin max(board\_clk)
- Duplicate input delays to constrain data for falling clock edge
  - Add -clock\_fall and -add\_delay options



### System Centric – Center or Edge Aligned





```
set input delay -clock [get clocks virt clk] -max <max> \
      [get ports data in*] -add delay
set input delay -clock [get clocks virt clk] -min <min> \
       [get ports data in*] -add delay
set input delay -clock [get clocks virt clk] -clock fall -max \
      <max> [get ports data in*] -add delay
set input delay -clock [get clocks virt clk] -clock fall -min \
      <min> [get ports data in*] -add delay
```



#### Input Delay Constraints - FPGA Centric



- Create a virtual clock for input delay constraints
- Specify input delays relative to the virtual clock
  - Input max delay = <skew>
  - Input min delay = -<skew>
- You may need to compensate for default setup/hold relationships
  - More on this later
- Duplicate input delays to constrain data for falling clock edge
  - Add -clock\_fall and -add\_delay options



#### FPGA Centric – Center or Edge Aligned





```
set input delay -clock [get clocks virt clk] -max <skew> \
      [get ports data in*] -add delay
set input delay -clock [get clocks virt clk] -min -<skew> \
       [get ports data in*] -add delay
set_input_delay -clock [get_clocks virt_clk] -clock fall -max \
      <skew> [get ports data in*] -add delay
set input delay -clock [get clocks virt clk] -clock fall -min \
      -<skew> [get ports data in*] -add delay
```





## **Double Data Rate Complexities**

- Source synchronous interfaces typically launch and latch data on same clock edge
  - Can require adjustment for correct setup/hold analysis
- PLL usage
  - Center or edge align clock and data (phase shift)
  - Improve setup/hold margin (delay)
- Additional setup/hold analysis on falling clock edge
- Use existing solutions for DDR memory
  - High performance auto-calibrating ALTMEMPHY controller
  - Legacy data path and controller with DDR Timing Wizard (DTW)



#### **PLLs & Phase Shifts**

- A PLL phase shift affects the setup/hold relationships (latch - launch)
  - Phase shift is not a delay
- What are the default setup/hold relationships:





## Correcting Setup/Hold (System)

- The same clock edge launches and latches data
- If external clock is phase shifted > 0°, no changes are required
- If external clock is phase shifted <= 0°, correct it
  - Use a set\_multicycle\_path exception with value 0
  - Or add one clock period (Tclk) to your output max & min delays





## Correcting Setup/Hold (Skew)

- Move the "latch" edge to the "launch" edge for both setup & hold
- If external clock is not phase shifted
  - Add one clock period (Tclk) to your output max delay (and not the min delay)
- If external clock is phase shifted +90°
  - Use set max delay 0, set min delay 0
  - Or add (1/4 Tclk) to the output max delay and (-3/4 Tclk) to the min delay
- When in doubt: add (latch launch) to the output delay (max & min)





## Correcting Setup/Hold – More Details

- What is the required operation of your interface?
  - Same edge launches/latches
  - Rise edge launches, fall edge latches
  - One cycle launches, another cycle latches



- Add any exceptions necessary to change the default analysis to match the desired analysis for the required operation of your interface
  - False paths
  - Multicycles



#### **Default Analysis - Edge Aligned DDR Interface**



| From | То   | Abbr. | Setup    | Hold      |
|------|------|-------|----------|-----------|
| Rise | Rise | RR    | Period   | 0         |
| Fall | Rise | FR    | Period/2 | -Period/2 |
| Fall | Fall | FF    | Period   | 0         |
| Rise | Fall | RF    | Period/2 | -Period/2 |



## **Example**

- Edge aligned interface
  - 0 degree phase shift
- Same edge launches and latches



- Determine what setup/hold analysis should be
- Create false path and multicycle exceptions to ensure correct analysis



### **Example – Same Edge Launches/Latches**

From clk:

To clk:





|       | Default  |           | Desired    |            |
|-------|----------|-----------|------------|------------|
| Edges | Setup    | Hold      | Setup      | Hold       |
| RR    | Period   | 0         | 0          | False path |
| FR    | Period/2 | -Period/2 | False path | -Period/2  |
| FF    | Period   | 0         | 0          | False path |
| RF    | Period/2 | -Period/2 | False path | -Period/2  |

#### **Example – Constraints**

|       | Default  |           | Desired    |            |
|-------|----------|-----------|------------|------------|
| Edges | Setup    | Hold      | Setup      | Hold       |
| RR    | Period   | 0         | 0          | False path |
| FR    | Period/2 | -Period/2 | False path | -Period/2  |
| FF    | Period   | 0         | 0          | False path |
| RF    | Period/2 | -Period/2 | False path | -Period/2  |





## **Timing Analysis**

- Use report timing command to verify constraints are met
  - Report setup and hold timing
- Perform timing analysis at slow and fast corners
- Balance slack values to ensure largest margin



### **Output Timing Reporting**



- Choose clock transfers to report
  - From clock driving output registers (sysclk)
  - To generated clock on output clock port (extclk)

```
report timing -from clock [get clocks sysclk] -to clock \
       [get clocks extclk] -setup
report_timing -from_clock [get_clocks sysclk] -to_clock \
      [get_clocks extclk] -hold
```



### **Input Timing Reporting**



- Choose clock transfers to report
  - From virtual clock (virt\_clk)
  - To clock driving input clock port (inclk)

```
report timing -from clock [get clocks virt clk] -to clock \
       [get clocks pll clk] -setup
report_timing -from_clock [get_clocks virt_clk] -to_clock \
       [get clocks pll clk] -hold
```

